

## Quad Channel, 16-Bit, Serial Input, 4-20mA Output DAC, Dynamic Power Control, HART Connectivity

AD5757/AD5737

## **Preliminary Technical Data**

## FEATURES

16/12-Bit Resolution and Monotonicity

Dynamic Power Control for Thermal Management IOUT Range: 0mA-20mA, 4mA-20mA or 0mA-24mA ±0.05% Total Unadjusted Error (TUE) Max User programmable Offset and Gain On Chip Diagnostics

On-Chip Reference (±5 ppm/°C Max) -40°C to +105°C Temperature Range

#### **APPLICATIONS**

Process Control Actuator Control PLC's HART Network Connectivity

## **PRODUCT HIGHLIGHTS**

Dynamic Power Control for Thermal management

16bit performance

Multi-channel

HART Compliant

## **GENERAL DESCRIPTION**

The AD5757/AD5737 is a quad, current output DAC, which operates with a power supply of up to +33v. On chip dynamic power control minimizes package power dissipation in current mode. This is achieved by regulating the voltage on the output driver from between 7V-30V.

Each channel has a corresponding CHART pin so that HART signals can be coupled onto the AD5757/AD5737's current output.

The part uses a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and that is compatible with standard SPI<sup>®</sup>, QSPI<sup>™</sup>, MICROWIRE<sup>™</sup>, DSP and microcontroller interface standards. The interface also features optional CRC-8 packet error checking as well as a watchdog timer that monitors activity on the interface.

#### Table 1. Complementary Devices

| Part No. | Description                                                                                       |
|----------|---------------------------------------------------------------------------------------------------|
| ADR445   | 5V, Ultralow Noise, LDO XFET Voltage<br>Reference with Current Sink and Source                    |
| ADP1871  | Synchronous Buck Controller with Constant<br>On-Time, Valley Current Mode, and Power<br>Save Mode |



Figure 1.

#### Rev. PrD

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2010 Analog Devices, Inc. All rights reserved.

## FUNCTIONAL BLOCK DIAGRAM

# TABLE OF CONTENTS

| Features                                                     |
|--------------------------------------------------------------|
| Applications1                                                |
| Product Highlights 1                                         |
| General Description                                          |
| Revision History 2                                           |
| Specifications                                               |
| AC Performance Characteristics 5                             |
| Timing Characteristics                                       |
| Absolute Maximum Ratings9                                    |
| ESD Caution9                                                 |
| Pin Configuration and Function Descriptions10                |
| Typical Performance Characteristics                          |
| Theory of Operation14                                        |
| DAC Architecture14                                           |
| Power On State of AD5757/AD573714                            |
| Serial Interface14                                           |
| Registers                                                    |
| Programming Sequence to Write/Enable the Output<br>Correctly |
| Changing and Reprogramming the Range16                       |
| Data Registers17                                             |
| Control Registers                                            |
| Readback Operation                                           |

| Fe | eatures                               | 25 |
|----|---------------------------------------|----|
|    | Output Fault                          | 25 |
|    | Digital Offset and Gain Control       | 25 |
|    | Status Readback During Write          | 25 |
|    | Asynchronous Clear                    | 25 |
|    | Packet Error Checking                 | 26 |
|    | Watchdog timer                        | 26 |
|    | Output Alert                          | 26 |
|    | Internal Reference                    | 26 |
|    | External current setting resistor     | 26 |
|    | HART                                  | 26 |
|    | Slew rate control                     | 26 |
|    | Power Dissipation control             | 27 |
|    | DC-DC Converters                      | 27 |
| Aj | pplications Information               | 29 |
|    | Precision Voltage Reference Selection | 29 |
|    | Driving Inductive Loads               | 29 |
|    | Transient voltage protection          | 29 |
|    | Microprocessor Interfacing            | 29 |
|    | Layout Guidelines                     | 29 |
|    | Galvanically Isolated Interface       | 30 |
| 0  | utline Dimensions                     | 31 |
|    | Ordering Guide                        | 31 |
|    |                                       |    |

## **SPECIFICATIONS**

 $\begin{array}{l} \text{AVDD} = 15\text{V}, \ \text{AVSS} = 0\text{V}/-15 \ \text{V}, \ \text{V}_{\text{BOOSTA,B,C,D}} = +10.8 \ \text{V} \ \text{to} + 33 \ \text{V}, \\ \text{DVDD} = \text{AVCC} = 2.7 \ \text{V} \ \text{to} \ 5.5 \ \text{V}, \\ \text{DCDC} \ \text{disabled}, \\ \text{AGND} = \text{DGND} = \text{GNDSW}_{\text{A,B,C,D}} = 0 \ \text{V}, \\ \text{REFIN} = +5, \ \text{V}_{\text{OUT}} : \\ \text{R}_{\text{L}} = 1\text{k}\Omega, \ \text{C}_{\text{L}} = 220\text{pF}, \ \text{I}_{\text{OUT}} : \\ \text{R}_{\text{L}} = 300\Omega, \\ \text{all specifications} \ \text{T}_{\text{MIN}} \ \text{to} \ \text{T}_{\text{MAX}} \\ \text{unless otherwise noted}. \end{array}$ 

| Table 2.                              |        |     |        |            |                          |  |
|---------------------------------------|--------|-----|--------|------------|--------------------------|--|
| Parameter <sup>1</sup>                | Min    | Тур | Мах    | Unit       | Test Conditions/Comments |  |
| CURRENT OUTPUT                        |        |     |        |            |                          |  |
| Output Current Ranges                 | 0      |     | 24     | mA         |                          |  |
|                                       | 0      |     | 20     | mA         |                          |  |
|                                       | 4      |     | 20     | mA         |                          |  |
| Resolution                            | 16     |     |        | Bits       | AD5757                   |  |
|                                       | 12     |     |        | Bits       | AD5737                   |  |
| ACCURACY (External R <sub>set</sub> ) |        |     |        |            |                          |  |
| Total Unadjusted Error (TUE)          |        |     |        |            |                          |  |
|                                       | -0.05  |     | +0.05  | % FSR      |                          |  |
|                                       | -0.02  | TBD | +0.02  | % FSR      | $T_A = 25^{\circ}C$      |  |
| TUE TC <sup>2</sup>                   | -TBD   | ±ΤΒ | +TBD   | ppm        |                          |  |
|                                       |        | D   |        |            |                          |  |
| Relative Accuracy (INL)               | -0.006 |     | +0.006 | % FSR      | AD5757                   |  |
|                                       | -0.025 |     | +0.025 | % FSR      | AD5737                   |  |
| Differential Nonlinearity (DNL)       | -1     |     | +1     | LSB        | Guaranteed monotonic     |  |
| Offset Error                          | -0.035 |     | +0.035 | % FSR      |                          |  |
|                                       | -TBD   | TBD | +TBD   | % FSR      | $T_A = 25^{\circ}C$      |  |
| Offset Error Drift <sup>2</sup>       |        | ±ΤΒ |        | ppm FSR/°C |                          |  |
|                                       |        | D   |        |            |                          |  |
| Gain Error                            | -0.02  |     | +0.02  | % FSR      |                          |  |
|                                       | -TBD   | TBD | +TBD   | % FSR      | $T_A = 25^{\circ}C$      |  |
| Gain TC <sup>2</sup>                  | -TBD   |     | +TBD   | ppm FSR/°C |                          |  |
| Full-Scale Error                      | -0.05  |     | +0.05  | % FSR      |                          |  |
|                                       | -TBD   | TBD | +TBD   | % FSR      | $T_A = 25^{\circ}C$      |  |
| Full-Scale TC <sup>2</sup>            | -TBD   |     | +TBD   | ppm FSR/°C |                          |  |
| ACCURACY (Internal R <sub>set</sub> ) |        |     |        |            |                          |  |
| Total Unadjusted Error (TUE)          |        |     |        |            |                          |  |
|                                       | -0.12  |     | +0.12  | % FSR      |                          |  |
|                                       | -0.02  | TBD | +0.02  | % FSR      | $T_A = 25^{\circ}C$      |  |
| TUE TC <sup>2</sup>                   | -TBD   | ±ΤΒ | +TBD   | ppm        |                          |  |
|                                       |        | D   |        |            |                          |  |
| Relative Accuracy (INL)               | -0.006 |     | +0.006 | % FSR      | AD5757                   |  |
|                                       | -0.025 |     | +0.025 | % FSR      | AD5737                   |  |
| Differential Nonlinearity (DNL)       | -1     |     | +1     | LSB        | Guaranteed monotonic     |  |
| Offset Error                          | -0.04  |     | +0.04  | % FSR      |                          |  |
|                                       | -TBD   | TBD | +TBD   | % FSR      | $T_A = 25^{\circ}C$      |  |
| Offset Error Drift <sup>2</sup>       |        | ±ΤΒ |        | ppm FSR/°C |                          |  |
|                                       |        | D   |        |            |                          |  |
| Gain Error                            | -0.08  |     | +0.08  | % FSR      |                          |  |
|                                       | -TBD   | TBD | +TBD   | % FSR      | $T_A = 25^{\circ}C$      |  |
| Gain TC <sup>2</sup>                  | -TBD   |     | +TBD   | ppm FSR/°C |                          |  |
| Full-Scale Error                      | -0.12  |     | +0.12  | % FSR      |                          |  |
|                                       | -TBD   | TBD | +TBD   | % FSR      | $T_A = 25^{\circ}C$      |  |
| Full-Scale TC <sup>2</sup>            | -TBD   |     | +TBD   | ppm FSR/°C |                          |  |
|                                       |        |     |        |            |                          |  |

# AD5757/AD5737

Preliminary Technical Data

| Parameter <sup>1</sup>                      | Min      | Тур      | Max    | Unit       | Test Conditions/Comments                               |
|---------------------------------------------|----------|----------|--------|------------|--------------------------------------------------------|
| OUTPUT CHARACTERISTICS <sup>2</sup>         | +        | • 7 P    |        |            |                                                        |
| Current Loop Compliance Voltage             |          | TBD      | AVDD - | V max      |                                                        |
|                                             |          |          | 2.5    |            |                                                        |
| Output Current Drift vs. Time               |          | ±ΤΒ      |        | ppm FSR    | Drift after 500 hours, $T_{J} = 150^{\circ}C$          |
|                                             |          | D        |        |            | (this is included in the TUE specifications)           |
|                                             |          | ±ΤΒ      |        | ppm FSR    | Drift after 1000 hours, $T_J = 150^{\circ}C$           |
|                                             |          | D        |        |            | (this is included in the TUE specifications)           |
| Resistive Load                              |          | See      |        | Ωmax       | Chosen such that compliance is not exceeded. Plus      |
|                                             |          | Com      |        |            | see graph on load vs AVcc and DCDC switching freq.     |
|                                             |          | men<br>t |        |            |                                                        |
| Inductive Load                              |          | See      |        | H max      | Will need appropriate cap at higher inductance values. |
|                                             |          | Com      |        | TT THUX    | See Page X of Datasheet.                               |
|                                             |          | men      |        |            |                                                        |
|                                             |          | t        |        |            |                                                        |
| DC PSRR                                     |          | TBD      |        | μA/V       |                                                        |
|                                             |          |          | TBD    | μA/V       |                                                        |
| Output Impedance                            | <b>_</b> | 50       |        | MΩ         |                                                        |
| REFERENCE INPUT/OUTPUT                      |          |          |        |            |                                                        |
| Reference Input <sup>2</sup>                |          | _        |        |            |                                                        |
| Reference Input Voltage                     | 4.95     | 5        | 5.05   | V nom      | For specified performance                              |
| DC Input Impedance                          | 5        | TBD      |        | MΩ min     |                                                        |
| Reference Output                            | 1.000    | _        | 5 000  |            | T 2520                                                 |
| Output Voltage                              | 4.998    | 5        | 5.002  | V          | $T_A = 25^{\circ}C$                                    |
| Reference TC <sup>23</sup>                  | -10      | ±5       | 10     | ppm/°C     |                                                        |
| Output Noise (0.1 Hz to 10 Hz) <sup>2</sup> |          | TBD      |        | μV p-p typ |                                                        |
| Noise Spectral Density <sup>2</sup>         |          |          |        | nV/√Hz typ | At 10 kHz                                              |
| Output Voltage Drift vs. Time <sup>2</sup>  |          | ±TB<br>D |        | ppm        | Drift after 500 hours, $T_j = 150^{\circ}C$            |
|                                             |          | ±TB      |        | ppm        | Drift after 1000 hours, $T_1 = 150^{\circ}C$           |
|                                             |          | D        |        | PP         |                                                        |
| Capacitive Load <sup>2</sup>                |          |          | TBD    | nF         |                                                        |
| Load Current                                |          | 5        |        | mA         |                                                        |
| Short Circuit Current                       |          | 7        |        | mA         |                                                        |
| Line Regulation <sup>2</sup>                |          | 10       |        | ppm/V      |                                                        |
| Load Regulation <sup>2</sup>                |          | TBD      |        | ppm/mA     |                                                        |
| Thermal Hysteresis <sup>2</sup>             |          | TBD      |        | ppm        |                                                        |
| DC-DC                                       |          |          |        |            |                                                        |
| SWITCH                                      |          |          |        |            |                                                        |
| SWITCH On Resistance                        |          | 0.5      |        | ohm        |                                                        |
| SWITCH Leakage Current                      |          | TBD      |        | uA         | VIN=TBD, IOUT=TBD, RLOAD=TBD                           |
| Peak Current Limit                          |          | 0.8      |        | А          |                                                        |
| OSCILLATOR                                  |          |          |        |            |                                                        |
| Oscillator Frequency                        | TBD      | TBD      | TBD    | KHz        |                                                        |
| Maximum Duty Cycle                          | <u> </u> | TBD      |        | %          |                                                        |
| DIGITAL INPUTS <sup>2</sup>                 |          |          |        |            | JEDEC compliant                                        |
| V <sub>IH</sub> , Input High Voltage        | 2        |          |        | V          |                                                        |
| $V_{IL}$ , Input Low Voltage                |          |          | 0.8    | V          |                                                        |
| Input Current                               | -1       |          | +1     | μΑ         | Per pin                                                |
| Pin Capacitance                             |          | 10       |        | pF         | Per pin                                                |
|                                             |          |          |        |            |                                                        |
| DIGITAL OUTPUTS <sup>2</sup><br>SDO, ALERT  |          |          |        |            |                                                        |

# **Preliminary Technical Data**

# AD5757/AD5737

| Parameter <sup>1</sup>                | Min          | Тур | Max         | Unit | Test Conditions/Comments                                 |
|---------------------------------------|--------------|-----|-------------|------|----------------------------------------------------------|
| V <sub>oL</sub> , Output Low Voltage  |              |     | 0.4         | V    | sinking 200 μA                                           |
| $V_{OH}$ , Output High Voltage        | DVDD<br>-0.5 |     |             | V    | sourcing 200 μA                                          |
| High Impedance Leakage<br>Current     | -1           |     | +1          | μA   |                                                          |
| High Impedance Output<br>Capacitance  |              | 5   |             | pF   |                                                          |
| FAULT                                 |              |     |             |      |                                                          |
| V <sub>oL</sub> , Output Low Voltage  |              |     | 0.4         | V    | 10k $\Omega$ pull-up resistor to DVDD                    |
| V <sub>oL</sub> , Output Low Voltage  |              | 0.6 |             | V    | At 2.5 mA                                                |
| V <sub>OH</sub> , Output High Voltage | 3.6          |     |             | V    | 10k $\Omega$ pull-up resistor to DVDD                    |
| POWER REQUIREMENTS                    |              |     |             |      |                                                          |
| AV <sub>DD</sub>                      | 12           |     | 33          | V    |                                                          |
| AV <sub>SS</sub>                      | -26.4        |     | -10.8/<br>0 | V    | AVss can be tied to AGND                                 |
| DVDD, AVCC                            |              |     |             |      |                                                          |
| Input Voltage                         | 2.7          |     | 5.5         | V    |                                                          |
| AI <sub>DD</sub>                      |              |     | TBD         | mA   | Output unloaded                                          |
| Al <sub>ss</sub>                      |              |     | TBD         | mA   | Bipolar Supply Mode only, outputs unloaded               |
| DI <sub>cc</sub>                      |              |     | TBD         | mA   | $V_{IH} = DVDD, V_{IL} = GND$                            |
| Alcc                                  |              |     | TBD         | mA   | DCDC 's not enabled                                      |
| Power Dissipation                     |              | TBD |             | mW   | $AV_{DD} = 33V$ , $AV_{SS} = 0V$ , outputs unloaded      |
|                                       |              | TBD |             | mW   | $AV_{DD} = 33V$ , $AV_{SS} = -26.4 V$ , outputs unloaded |
|                                       |              | TBD |             | mW   | $AV_{DD} = 15V$ , $AV_{ss} = -15V$ , outputs unloaded    |

<sup>1</sup>Temperature range:  $-40^{\circ}$ C to  $+105^{\circ}$ C; typical at  $+25^{\circ}$ C.

<sup>2</sup> Guaranteed by design and characterization; not production tested.

 $^{3}$  The on-chip reference is production trimmed and tested at 25°C and 85°C. It is characterized from -40°C to +105°C.

#### AC PERFORMANCE CHARACTERISTICS

AVDD = 15V, AVSS = 0V/-15 V,  $V_{BOOSTA,B,C,D}$  = +10.8 V to +33 V, DVDD = AVCC = 2.7 V to 5.5 V, DCDC disabled, AGND = DGND = GNDSW<sub>A,B,C,D</sub> = 0 V, REFIN= +5,  $V_{OUT}$  :  $R_L$  = 1k $\Omega$ ,  $C_L$  = 220pF,  $I_{OUT}$  :  $R_L$  = 300 $\Omega$ , all specifications  $T_{MIN}$  to  $T_{MAX}$  unless otherwise noted.

| Parameter <sup>1</sup>           | Min | Тур | Max | Unit    | Test Conditions/Comments                   |
|----------------------------------|-----|-----|-----|---------|--------------------------------------------|
| DYNAMIC PERFORMANCE              |     |     |     |         |                                            |
| Current Output                   |     |     |     |         |                                            |
| Output Current Settling Time     |     | TBD | TBD | μs typ  | To 0.1% FSR                                |
|                                  |     | -   |     | ms typ  | See Figure 7 and Figure 8                  |
| Output Noise (0.1 Hz to 10 Hz    |     | 0.1 |     | LSB p-p | (16-Bit LSB)                               |
| Bandwidth)                       |     |     |     |         |                                            |
| Output Noise (100 kHz Bandwidth) |     |     | 80  | μV rms  |                                            |
| Output Noise Spectral Density    |     | TBD |     | nV/√Hz  | Measured at 10 kHz                         |
| Slew Rate                        |     | TBD |     | uA/µs   |                                            |
|                                  |     | TBD |     | μs      | To 0.1% FSR. See Figure 7 and Figure 8 for |
|                                  |     |     |     |         | plots with a channels DC-DC enabled.       |

<sup>1</sup> Guaranteed by characterization, not production tested.

## TIMING CHARACTERISTICS

AVDD = 15V, AVSS = 0V/-15 V,  $V_{BOOSTA,B,C,D}$  = +10.8 V to +33 V, DVDD = AVCC = 2.7 V to 5.5 V, DCDC disabled, AGND = DGND = GNDSW<sub>A,B,C,D</sub> = 0 V, REFIN= +5,  $V_{OUT}$ :  $R_L$  = 1k $\Omega$ ,  $C_L$  = 220pF,  $I_{OUT}$ :  $R_L$  = 300 $\Omega$ , all specifications  $T_{MIN}$  to  $T_{MAX}$  unless otherwise noted.

| Table 4.                     |                                              |        |                                                                                                |
|------------------------------|----------------------------------------------|--------|------------------------------------------------------------------------------------------------|
| Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit   | Description                                                                                    |
| t <sub>1</sub>               | 33                                           | ns min | SCLK cycle time                                                                                |
| t <sub>2</sub>               | 13                                           | ns min | SCLK high time                                                                                 |
| t <sub>3</sub>               | 13                                           | ns min | SCLK low time                                                                                  |
| t <sub>4</sub>               | 13                                           | ns min | SYNC falling edge to SCLK falling edge setup time                                              |
| t <sub>5</sub>               | 13                                           | ns min | 24/32nd SCLK falling edge to SYNC rising edge                                                  |
| t <sub>6</sub>               | 198                                          | ns min | SYNC high time                                                                                 |
| t <sub>7</sub>               | 5                                            | ns min | Data setup time                                                                                |
| t <sub>8</sub>               | 5                                            | ns min | Data hold time                                                                                 |
| t <sub>9</sub>               | 20                                           | µs min | SYNC rising edge to LDAC falling edge (all DACs updated or any                                 |
|                              |                                              |        | channel has digital slew rate control enabled)                                                 |
|                              | 5                                            | µs min | SYNC rising edge to LDAC falling edge (single DAC updated)                                     |
| t <sub>10</sub>              | 10                                           | ns min | LDAC pulse width low                                                                           |
| t <sub>11</sub>              | 500                                          | ns max | LDAC falling edge to DAC output response time                                                  |
| t <sub>12</sub>              | See AC Performance<br>Characteristics        | µs max | DAC output settling time                                                                       |
| t <sub>13</sub>              | 10                                           | ns min | CLEAR high time                                                                                |
| t <sub>14</sub>              | TBD                                          | µs max | CLEAR activation time                                                                          |
| t <sub>15</sub>              | 25                                           | ns max | SCLK rising edge to SDO valid ( $C_{L SDO} = 35 \text{ pF}$ )                                  |
| t <sub>16</sub>              | 20                                           | µs min | $\overline{\text{SYNC}}$ rising edge to DAC output response time (LDAC = 0) (all DACs updated) |
|                              | 5                                            | µs min | SYNC rising edge to DAC output response time (LDAC = 0) (single DAC updated)                   |
| t <sub>17</sub>              | 500                                          | ns min | LDAC falling edge to SYNC rising edge                                                          |
| t <sub>18</sub>              | 700                                          | ns min | RESET pulsewidth                                                                               |
| t <sub>19</sub>              | 20                                           | µs min | SYNC high to next SYNC low (Ramp enabled)                                                      |
|                              | 5                                            | μs min | SYNC high to next SYNC low (Ramp disabled)                                                     |

<sup>1</sup>Guaranteed by design and characterization; not production tested.

<sup>2</sup> All input signals are specified with  $t_R = t_F = 5$  ns (10% to 90% of DVDD) and timed from a voltage level of 1.2 V.

<sup>3</sup> See Figure 2 , Figure 3 , Figure 4 and Figure 5

# **Preliminary Technical Data**

# AD5757/AD5737



Figure 2. Serial Interface Timing Diagram

# AD5757/AD5737



Figure 5. Load Circuit for SDO Timing Diagram

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}$ C, unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up.

#### Table 5.

| Parameter                                                       | Rating                                                                          |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------|
| AV <sub>DD</sub> to AGND, DGND                                  | –0.3 V to +33 V                                                                 |
| AV <sub>ss</sub> to AGND, DGND                                  | +0.3 V to -28 V                                                                 |
| $AV_{DD}$ to $AV_{SS}$                                          | –0.3 V to +60 V                                                                 |
| AV <sub>cc</sub> to AGND                                        | –0.3 V to +7 V                                                                  |
| DVDD to DGND                                                    | –0.3 V to +7 V                                                                  |
| Digital Inputs to DGND                                          | <ul> <li>-0.3 V to DVDD + 0.3 V or</li> <li>+7 V (whichever is less)</li> </ul> |
| Digital Outputs to DGND                                         | –0.3 V to DVDD + 0.3 V                                                          |
| REFIN/REFOUT to AGND                                            | –0.3 V to AVDD + 0.3 V or +7                                                    |
|                                                                 | V (whichever is less)                                                           |
| I <sub>out</sub> A,B,C,D to AGND                                | -0.3 V to AV <sub>DD</sub>                                                      |
| R <sub>SETA,B,C,D</sub> to AGND                                 | –0.3 V to AVDD + 0.3 V or +7                                                    |
|                                                                 | V (whichever is less)                                                           |
| SW <sub>A,B,C,D</sub> / V <sub>BOOSTA,B,C,D</sub> to AGND       | –0.3 to +33 V                                                                   |
| COMP <sub>DCDC_A,B,C,D</sub> / CHART <sub>A,B,C,D</sub> to AGND | –0.3 V to +5 V                                                                  |
| AGND, GNDSW <sub>A,B,C,D</sub> to DGND                          | –0.3 V to +0.3 V                                                                |
| Operating Temperature Range $(T_A)$                             |                                                                                 |
| Industrial <sup>1</sup>                                         | –40°C to +105°C                                                                 |
| Storage Temperature Range                                       | –65°C to +150°C                                                                 |
| Junction Temperature (T <sub>J</sub> max)                       | 125°C                                                                           |
| 64-Lead LFCSP                                                   |                                                                                 |
| $\theta_{JA}$ Thermal Impedance <sup>2</sup>                    | 20°C/W                                                                          |
| Power Dissipation                                               | $(T_{J} max - T_{A})/\theta_{JA}$                                               |
| Lead Temperature                                                | JEDEC Industry Standard                                                         |
| Soldering                                                       | J-STD-020                                                                       |
|                                                                 |                                                                                 |

 $^{1}$  Power dissipated on chip must be derated to keep the junction temperature below 125°C

<sup>2</sup> Based on a JEDEC 4 layer test board

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

000-00000

# AD5757/AD5737

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. 64 LFCSP Pin Configuration

#### **Table 6. Pin Function Descriptions**

| Pin No. | Mnemonic           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | R <sub>set_b</sub> | An external, precision, low drift 15 k $\Omega$ current setting resistor can be connected to this pin to improve the lout_B temperature drift performance. See the Features section.                                                                                                                                                                                                                                                                                                           |
| 2       | R <sub>set_A</sub> | An external, precision, low drift 15 k $\Omega$ current setting resistor can be connected to this pin to improve the lout_A temperature drift performance. See the Features section.                                                                                                                                                                                                                                                                                                           |
| 3       | REFGND             | Ground Reference Point for Internal Reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4       | REFGND             | Ground Reference Point for Internal Reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5       | ADO                | Address decode for the DUT on the board.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6       | AD1                | Address decode for the DUT on the board.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7       | SYNC               | Active Low Input. This is the frame synchronization signal for the serial interface. While SYNC is low, data is transferred in on the falling edge of SCLK.                                                                                                                                                                                                                                                                                                                                    |
| 8       | SCLK               | Serial Clock Input. Data is clocked into the shift register on the rising edge of SCLK. This operates at clock speeds of up to 30 MHz.                                                                                                                                                                                                                                                                                                                                                         |
| 9       | SDIN               | Serial Data Input. Data must be valid on the falling edge of SCLK.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10      | SDO                | Serial Data Output. Used to clock data from the serial register in readback mode. See Figure 3 and Figure 4.                                                                                                                                                                                                                                                                                                                                                                                   |
| 11      | DV <sub>DD</sub>   | Digital Supply Pin. Voltage ranges from 2.7 V to 5.5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12      | DGND               | Digital Ground Pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13      | LDAC               | Load DAC. Active Low Input. This is used to update the DAC registers and consequently the analog<br>outputs. When tied permanently low the addressed DAC register is updated on the rising edge of SYNC. If<br>LDAC is held high during the write cycle the DAC input register is updated but the output update only<br>takes place at the falling edge of LDAC. See Figure 2. Using this mode all analog outputs can be updated<br>simultaneously. The LDAC pin must not be left unconnected. |
| 14      | CLEAR              | Active High, Edge Sensitive Input. Asserting this pin sets the Output Current/Voltage to the pre-<br>programmed CLEAR CODE. Only channels enabled to be cleared will be cleared. See features section for                                                                                                                                                                                                                                                                                      |

# Preliminary Technical Data

# AD5757/AD5737

| Pin No.  | Mnemonic               | Description                                                                                                                                                                                                                                          |
|----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| r in NO. | Milemonic              | more information. When CLEAR is active, the DAC register cannot be written to.                                                                                                                                                                       |
| 15       | ALERT                  | Active High Output. This pin is asserted when there has been no SPI activity on the interface pins for a predetermined time. See features section for more information.                                                                              |
| 16       | FAULT                  | Active Low Output. This pin is asserted low when an open circuit in current mode is detected or a short circuit in voltage mode is detected or a PEC error is detected or an over temperature is detected (see Features section). Open Drain Output. |
| 17       | DGND                   | Digital Ground Pin.                                                                                                                                                                                                                                  |
| 18       | RESET                  | Hardware Reset. Active Low Input.                                                                                                                                                                                                                    |
| 19       | AV <sub>DD</sub>       | Positive Analog Supply Pin. Voltage ranges from 10.8 V to 33 V.                                                                                                                                                                                      |
| 20       | N/C                    | No Connection. Do not connect to this pin.                                                                                                                                                                                                           |
| 21       | CHARTA                 | Hart Input Connection for DAC Channel A                                                                                                                                                                                                              |
| 22       | IGATEA                 | Optional connection for external pass transistor. Not required when using DC-DC. Should be left unconnected.                                                                                                                                         |
| 23       | COMP <sub>DCDC_A</sub> | DC-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of channel A's DC-DC converter.                                                                                                  |
| 24       | V <sub>BOOST_A</sub>   | Supply for channel A's current output stage (See Figure 14). To use the DC-DC feature of the device, connect as shown in Figure 20.                                                                                                                  |
| 25       | N/C                    | No Connection. Do not connect to this pin.                                                                                                                                                                                                           |
| 26       | I <sub>OUT_A</sub>     | Current Output Pin for DAC Channel A.                                                                                                                                                                                                                |
| 27       | AV <sub>ss</sub>       | Negative Analog Supply Pin. This Can be connected to AGND.                                                                                                                                                                                           |
| 28       | N/C                    | No Connection. Do not connect to this pin.                                                                                                                                                                                                           |
| 29       | CHARTB                 | Hart Input Connection for DAC Channel B                                                                                                                                                                                                              |
| 30       | N/C                    | No Connection. Do not connect to this pin.                                                                                                                                                                                                           |
| 31       | IGATEB                 | Optional connection for external pass transistor. Not required when using DC-DC. Should be left unconnected.                                                                                                                                         |
| 32       | COMP <sub>DCDC_B</sub> | DC-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of channel B's DC-DC converter.                                                                                                  |
| 33       | I <sub>OUT_B</sub>     | Current Output Pin for DAC Channel B.                                                                                                                                                                                                                |
| 34       | V <sub>BOOST_B</sub>   | Supply for channel B's current output stage (See Figure 14). To use the DC-DC feature of the device, connect as shown in Figure 1.                                                                                                                   |
| 35       | AGND                   | Ground Reference Point for Analog Circuitry. This must be connected to 0 V.                                                                                                                                                                          |
| 36       | SW_ <sub>B</sub>       | Switching output for Channel B's DC-DC circuitry. To use the DC-DC feature of the device, connect as shown in Figure 1.                                                                                                                              |
| 37       | GNDSW_B                | Ground connection for DC-DC switching circuit. This pin should always be connected to GND.                                                                                                                                                           |
| 38       | GNDSW_A                | Ground connection for DC-DC switching circuit. This pin should always be connected to GND.                                                                                                                                                           |
| 39       | SW_A                   | Switching output for Channel A's DC-DC circuitry. To use the DC-DC feature of the device, connect as shown in Figure 1.                                                                                                                              |
| 40       | AV <sub>ss</sub>       | Negative Analog Supply Pin.                                                                                                                                                                                                                          |
| 41       | SW_D                   | Switching output for Channel D's DC-DC circuitry. To use the DC-DC feature of the device, connect as shown in Figure 1.                                                                                                                              |
| 42       | GNDSW_D                | Ground connections for DC-DC switching circuit. This pin should always be connected to GND.                                                                                                                                                          |
| 43       | GNDSW_c                | Ground connections for DC-DC switching circuit. This pin should always be connected to GND.                                                                                                                                                          |
| 44       | SW_c                   | Switching output for Channel C's DC-DC circuitry. To use the DC-DC feature of the device, connect as shown in Figure 1.                                                                                                                              |
| 45       | AV <sub>cc</sub>       | Supply for DC-DC circuitry.                                                                                                                                                                                                                          |
| 46       | V <sub>BOOST_C</sub>   | Supply for channel C's current output stage (See Figure 14). To use the DC-DC feature of the device, connect as shown in Figure 1.                                                                                                                   |
| 47       | I <sub>OUT_C</sub>     | Current Output Pin for DAC Channel C.                                                                                                                                                                                                                |
| 48       | COMP <sub>DCDC_C</sub> | DC-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of channel C's DC-DC converter.                                                                                                  |
| 49       | IGATEC                 | Optional connection for external pass transistor. Not required when using DC-DC. Should be left unconnected.                                                                                                                                         |
| 50       | N/C                    | No Connection. Do not connect to this pin.                                                                                                                                                                                                           |
| 51       | CHARTC                 | Hart Input Connection for DAC Channel B                                                                                                                                                                                                              |
| 52       | N/C                    | No Connection. Do not connect to this pin.                                                                                                                                                                                                           |

# AD5757/AD5737

| Pin No. | Mnemonic               | Description                                                                                                                                                                          |
|---------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 53      | AV <sub>ss</sub>       | Negative Analog Supply Pin.                                                                                                                                                          |
| 54      | I <sub>OUT D</sub>     | Current Output Pin for DAC Channel D.                                                                                                                                                |
| 55      | N/C                    | No Connection. Do not connect to this pin.                                                                                                                                           |
| 56      | V <sub>BOOST_D</sub>   | Supply for channel D's current output stage (See Figure 14). To use the DC-DC feature of the device, connect as shown in Figure 1.                                                   |
| 57      | COMP <sub>DCDC_D</sub> | DC-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of channel D's DC-DC converter.                                  |
| 58      | IGATED                 | Optional connection for external pass transistor. Not required when using DC-DC. Should be left unconnected.                                                                         |
| 59      | CHARTD                 | Hart Input Connection for DAC Channel D                                                                                                                                              |
| 60      | N/C                    | No Connection. Do not connect to this pin.                                                                                                                                           |
| 61      | REFIN                  | External Reference Voltage Input.                                                                                                                                                    |
| 62      | REFOUT                 | Internal Reference Voltage Output.                                                                                                                                                   |
| 63      | R <sub>SET_D</sub>     | An external, precision, low drift 15 k $\Omega$ current setting resistor can be connected to this pin to improve the lout_D temperature drift performance. See the Features section. |
| 64      | R <sub>SET_C</sub>     | An external, precision, low drift 15 k $\Omega$ current setting resistor can be connected to this pin to improve the lout_c temperature drift performance. See the Features section. |
|         | Exposed PADDLE         | CONNECTED TO AVss SUPPLY                                                                                                                                                             |

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 7. lout settling 0-24mA though  $1k\Omega \log AV_{cc}=3.0V$ ,  $L_{DCDC}=10uH$ , DCDC frequency=250kHz,  $C_{DCDC}$  varied. (See Figure 20)



Figure 8. lout settling 0-24mA though  $1k\Omega \log AV_{cc}=3.0V$ ,  $L_{DCDC}=10uH$ , DCDC frequency=406kHz,  $C_{DCDC}$  varied. (See Figure 20)



Figure 9



Figure 10.



Figure 11.



Figure 12

# THEORY OF OPERATION

The AD5757/AD5737 is a quad, precision digital to current loop converter designed to meet the requirements of industrial process control applications. It provides a high precision, fully integrated, low cost single-chip solution for generating current loop outputs. The current ranges available are; 0 to 20mA, 0 to 24mA and 4 to 20mA. The desired output configuration is user selectable via the DAC Control Register.

On chip dynamic power control minimizes package power dissipation in current mode.

## DAC ARCHITECTURE

The DAC core architecture of the AD5757/AD5737 consists of two matched DAC sections. A simplified circuit diagram is shown in Figure 13. The 4 MSBs of the 16/12-bit data word are decoded to drive 15 switches, E1 to E15. Each of these switches connects 1 of 15 matched resistors to either ground or the reference buffer output. The remaining 12/8 bits of the dataword drive switches S0 to S11 /S7 of a 12/8-bit voltage mode R-2R ladder network.



Figure 13. DAC Ladder Structure

The voltage output from the DAC core is converted to a current (see Figure 14) which is then mirrored to the supply rail so that the application simply sees a current source output with respect to ground.



Figure 14. Voltage to Current conversion circuitry

### **Reference Buffers**

The AD5757/AD5737 can operate with either an external or internal reference. The reference input has an input range of 4 V  $\,$ 

to 5 V, 5 V for specified performance. This input voltage is then buffered before it is applied to the DAC.

## POWER ON STATE OF AD5757/AD5737

On initial power-up of the AD5757/AD5737 with the lout pin in tri-state mode.

## SERIAL INTERFACE

The AD5757/AD5737 is controlled over a versatile 3-wire serial interface that operates at clock rates of up to 30 MHz and is compatible with SPI<sup>®</sup>, QSPI<sup>™</sup>, MICROWIRE<sup>™</sup>, and DSP standards. Data coding is always straight binary.

#### Input Shift Register

The input shift register is 24 bits wide. Data is loaded into the device MSB first as a 24-bit word under the control of a serial clock input, SCLK. Data is clocked in on the falling edge of SCLK.

There are two ways in which the DAC outputs can be updated as outlined below.

### Individual DAC Updating

In this mode,  $\overline{\text{LDAC}}$  is held low while data is being clocked into the DAC Data Register. The addressed DAC output is updated on the rising edge of SYNC.

### Simultaneous Updating of All DACs

In this mode,  $\overline{\text{LDAC}}$  is held high while data is being clocked into the DAC Data Register. Only the first write to each channels data register will be valid after  $\overline{\text{LDAC}}$  is brought high. Any subsequent writes while  $\overline{\text{LDAC}}$  is still held high will be ignored. All the DAC outputs are updated by taking  $\overline{\text{LDAC}}$  low any time after  $\overline{\text{SYNC}}$  has been taken high.



Figure 15. Simplified Serial Interface of Input Loading Circuitryfor One DAC Channel

## REGISTERS

Table 7 below shows an overview of the Registers for the AD5757/AD5737

| DATA REGISTERS                  | Description                                                                                                                                                                                                                                                                       |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAC Data Register (X4)          | Used to write a DAC code to each DAC channel. AD5757 Data bits (D15 to D0), AD5737 Data Bits (D15 to D4).                                                                                                                                                                         |
|                                 | There are four DAC Data Registers, one per DAC Channel.                                                                                                                                                                                                                           |
| Gain Register (X4)              | Used to program gain trim on per channel basis. AD5757 Data bits (D15 to D0), AD5737 Data Bits (D15 to D4).                                                                                                                                                                       |
|                                 | There are four Gain Registers, one per DAC channel.                                                                                                                                                                                                                               |
| Offset Register (X4)            | Used to program offset tro, on per channel basis. AD5757 Data bits (D15 to D0), AD5737 Data Bits (D15 to D4).                                                                                                                                                                     |
|                                 | There are four Offset Registers, one per DAC channel.                                                                                                                                                                                                                             |
| Clear Code Register (X4)        | Used to program Clear Code on per channel basis. AD5757 Data bits (D15 to D0), AD5737 Data Bits (D15 to D4).                                                                                                                                                                      |
|                                 | There are four Clear Code Registers, one per DAC channel.                                                                                                                                                                                                                         |
| CONTROL REGISTERS               |                                                                                                                                                                                                                                                                                   |
| Main Control Register           | Used to Configure the part for main operation. Sets functions such as status readback during write, enable output on all channels simultaneously, power on all DC-DC blocks simultaneously, enables and sets conditions of watchdog timer. See Features Section for more details. |
| Software Register               | Has two functions. Used to perform a reset. Is also used as part of the watchdog timer feature to verify correct data communication operation.                                                                                                                                    |
| Slew Rate Control Register (X4) | Use to program the slew rate of the output.<br>There are four Slew Rate Control Registers, one per channel.                                                                                                                                                                       |
| DAC Control Register (X4)       | These registers are used to control the following:<br>1) Set the output range, e.g. 4-20ma.                                                                                                                                                                                       |
|                                 | <ol> <li>Set whether Internal/External sense Resistor used.</li> <li>Enable/Disable channel for CLEAR.</li> </ol>                                                                                                                                                                 |
|                                 | <ol> <li>Enable/Disable output on a per channel basis.</li> <li>Power on DC-DC on a per channel basis.</li> </ol>                                                                                                                                                                 |
|                                 | There are four DAC Control Registers, one per DAC channel.                                                                                                                                                                                                                        |
| DC-DC Control Register          | Use to set the DC-DC Control parameters. Can control DC-DC max voltage, phase and frequency.                                                                                                                                                                                      |
| READBACK                        |                                                                                                                                                                                                                                                                                   |
| Status Register                 |                                                                                                                                                                                                                                                                                   |

## Table 7. Data and Control Registers for AD5757/AD5737

# PROGRAMMING SEQUENCE TO WRITE/ENABLE THE OUTPUT CORRECTLY

To correctly write to and set up the part from a power on condition the sequence below should be followed. It is recommended to perform a hardware or software reset after initial power on.

Firstly, the DC-DC supply block needs to be configured. The user should set the DC-DC switching frequency, max output voltage allowed and the phase that the 4 DC-DC channels clock at. Secondly the DAC Control Register should be configured on a per channel basis. The output range is selected, and the DC-DC block is enabled (DC-DC). Other control bits may be configured at this point, however, the output enable bit (OUTEN) and the INT\_ENABLE bit should not be set. Next, the user writes the required code to the DAC Data Register. This will implement a full DAC calibration internally. Finally the user writes to the DAC Control Register again to enable the output (set the OUTEN bit). A flow chart of this sequence is shown below.



Figure 16. Programming Sequence for Enabling the Output Correctly

## CHANGING AND REPROGRAMMING THE RANGE

When changing between ranges the same sequence as above should be used. It is recommended to set the range to its zero point (can be mid-scale or zeroscale) prior to disabling the output. As the DC-DC switching frequency, max voltage and phase have already been selected, there is no need to reprogram this. A flow chart of this sequence is shown below.



Figure 17. Steps for Changing the Output Range

## **DATA REGISTERS**

The input register is 24 bits wide. When writing to a data register the following format must be used: .

| Table | Table 8. AD5757/AD5737 Writing to a Data Register |         |       |       |       |         |         |           |  |  |  |  |
|-------|---------------------------------------------------|---------|-------|-------|-------|---------|---------|-----------|--|--|--|--|
| D23   | D22                                               | D21     | D20   | D19   | D18   | D17     | D16     | D15 to D0 |  |  |  |  |
| R/W   | DUT_AD1                                           | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 |           |  |  |  |  |

| Register               | Function      |                                  |              |                                                                                                                                       |
|------------------------|---------------|----------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------|
| R/W                    | Indicates a r | ead from or a                    | write to the | addressed register.                                                                                                                   |
| DUT_AD1, DUT_AD0       |               | ociation with E<br>m controller. | xternal Pins | AD1, AD0 to determine which AD5757/AD5737 device is being addressed                                                                   |
|                        | DUT_AD1       | DUT_AD0                          |              | Function                                                                                                                              |
|                        | 0             | 0                                |              | Addresses Part with Pins AD1=0, AD0=0                                                                                                 |
|                        | 0             | 1                                |              | Addresses Part with Pins AD1=0, AD0=1                                                                                                 |
|                        | 1             | 0                                |              | Addresses Part with Pins AD1=1, AD0=0                                                                                                 |
|                        | 1             | 1                                |              | Addresses Part with Pins AD1=1, AD0=1                                                                                                 |
| DREG2, DREG1,<br>DREG0 |               | -                                | -            | ontrol register is written to. If a control register is selected, a further decode<br>particular control register, as detailed below. |
|                        | DREG2         | DREG1                            | DREG0        | Function                                                                                                                              |
|                        | 0             | 0                                | 0            | Write to DAC Data Register (Individual Channel Write)                                                                                 |
|                        | 0             | 1                                | 0            | Write to Gain Register                                                                                                                |
|                        | 0             | 1                                | 1            | Write to Gain Register (ALL DACS)                                                                                                     |
|                        | 1             | 0                                | 0            | Write to Offset Register                                                                                                              |
|                        | 1             | 0                                | 1            | Write to Offset Register (ALL DACS)                                                                                                   |
|                        | 1             | 1                                | 0            | Write to Clear Code Register                                                                                                          |
|                        | 1             | 1                                | 1            | Write to a Control Register                                                                                                           |
| DAC_AD1, DAC_AD0       | These bits a  | re used to dec                   | ode the DA   | C channel                                                                                                                             |
|                        | DAC_AD1       | DAC_AD0                          | DAC Ch       | annel/ Register Address                                                                                                               |
|                        | 0             | 0                                | DAC A        |                                                                                                                                       |
|                        | 0             | 1                                | DAC B        |                                                                                                                                       |
|                        | 1             | 0                                | DAC C        |                                                                                                                                       |
|                        | 1             | 1                                | DAC D        |                                                                                                                                       |
|                        | х             | х                                | These a      | re don't cares if they are not relevant to the operation being performed.                                                             |

#### Table 9. AD5757/AD5737 Input Register Decode

### DAC DATA REGISTER

#### Table 10. Programming the AD5757 DAC Data Registers

When writing to the AD5757 DAC Data Registers D15-D0 are used for DAC DATA bits. See Table x for input register decode.

| MSB |         | LSB     |       |       |       |         |         |           |
|-----|---------|---------|-------|-------|-------|---------|---------|-----------|
| D23 | D22     | D21     | D20   | D19   | D18   | D17     | D16     | D15 to D0 |
| R/W | DUT_AD1 | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 | DATA      |

#### Table 11. Programming the AD5737 DAC Data Registers

When writing to the AD5737 DAC Data Registers D15-D4 are used for DAC DATA bits. See Table x for input register decode.

| MSB |         |         |       |       |       |         |         |           |    |    | LSB |    |
|-----|---------|---------|-------|-------|-------|---------|---------|-----------|----|----|-----|----|
| D23 | D22     | D21     | D20   | D19   | D18   | D17     | D16     | D15 to D4 | D3 | D2 | D1  | D0 |
| R/W | DUT_AD1 | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 | DATA      | Х  | Х  | Х   | Х  |

### GAIN REGISTER

The Gain Register stores the Gain Code (M) which is used in the DAC transfer function to calculated the overall DAC input code (see formula below). The Gain Register is addressed by setting DREG bits to '0,1,0'. The DAC address bits select which DAC channel the gain write is addressed to. It is possible to write the same gain code to all 4 DAC channels at the same time by setting the DREG bits to 011. The AD5757/AD5737 Gain Register is a 16/12 bit register (bits G15.. G0/G3) and allows the user to adjust the gain of each channel in steps of 1 LSB as shown in the Table below. For the AD5737, the last 4 bits should be set to 1. The Gain Register coding is straight binary. In theory the gain can be tuned across the full range of the output. In practice, the maximum recommended gain trim is about 50% of programmed range in order to maintain accuracy.

#### Table 12. Programming the AD5757 Gain Register

|     | U        | U              |       | 0     |       |           |             |           |
|-----|----------|----------------|-------|-------|-------|-----------|-------------|-----------|
| R/W | DUT_     | DUT_           | DREG2 | DREG1 | DREG0 | DAC_      | DAC_        | D15-D0    |
|     | AD1      | AD0            |       |       |       | AD1       | AD0         |           |
| 0   | DEVICE A | <b>ADDRESS</b> |       | 010   |       | DAC Chanr | nel Address | G15 to G0 |

#### Table 13. Programming the AD5737 Gain Register

| R/W | DUT_<br>AD1 | DUT_<br>AD0 | DREG2 | DREG1 | DREG0 | DAC_<br>AD1 | DAC_<br>AD0 | D15-D4    | D3 | D2 | D1 | D0 |
|-----|-------------|-------------|-------|-------|-------|-------------|-------------|-----------|----|----|----|----|
| 0   | DEVICE A    | ADDRESS     |       | 010   |       | DAC Chanr   | nel Address | G15 to G4 | 1  | 1  | 1  | 1  |

#### Table 14. AD5757 Gain Register

| Gain Adjustment | G15 | G14 | G13 | G12 to G4 | G3 | G2 | G1 | G0 |
|-----------------|-----|-----|-----|-----------|----|----|----|----|
| +65535 LSBs     | 1   | 1   | 1   | 1         | 1  | 1  | 1  | 1  |
| +65534 LSBs     | 1   | 1   | 1   | 1         | 1  | 1  | 0  | 0  |
|                 | -   | -   | -   | -         | -  | -  | -  | -  |
| 1 LSBs          | 0   | 0   | 0   | 0         | 0  | 0  | 0  | 1  |
| 0 LSBs          | 0   | 0   | 0   | 0         | 0  | 0  | 0  | 0  |

#### Table 15. AD5737 Gain Register

| Gain Adjustment | G15 | G14 | G13 to G5 | G4 | G3 | G2 | G1 | G0 |
|-----------------|-----|-----|-----------|----|----|----|----|----|
| +8192 LSBs      | 1   | 1   | 1         | 1  | Х  | Х  | Х  | Х  |
| +8191 LSBs      | 1   | 1   | 1         | 0  | Х  | Х  | Х  | Х  |
|                 | -   | -   | -         | -  | Х  | Х  | Х  | Х  |
| 1 LSBs          | 0   | 0   | 0         | 1  | Х  | Х  | Х  | Х  |
| 0 LSBs          | 0   | 0   | 0         | 0  | Х  | Х  | Х  | Х  |

#### **OFFSET REGISTER**

The Offset Register is addressed by setting the DREG BITS to DREG2 =1 DREG1=0, DREG0=0. The DAC address bits select with which DAC channel the offset write is addressed to. It is possible to write the same offset code to all 4 DAC channels at the same time by setting the DREG bits to 101. The AD5757/AD5737 offset code is 16/12 bit (bits OF15.. OF0/OF3) and allows the user to adjust the offset of each channel by -32768/8192 LSBs to +32767/8191 LSBs in steps of 1 LSB as shown in the Table below. For the AD5737, the last 4 bits are ignored and should be set to zero. The Offset Register coding is straight binary. The default code in the Offset Register is 0x8000/0x800. This will result in zero offset programmed to the output.

#### Table 16. Programming the AD5757 Offset Register

| R/W | DUT_     | DUT_    | DREG2 | DREG1 | DREG0 | DAC_      | DAC_        | D15 to D0   |
|-----|----------|---------|-------|-------|-------|-----------|-------------|-------------|
|     | AD1      | AD0     |       |       |       | AD1       | AD0         |             |
| 0   | DEVICE A | ADDRESS | 100   |       |       | DAC Chanr | nel Address | OF15 to OF0 |

#### Table 17. Programming the AD5737 Offset Register

| R/W | DUT_<br>AD1 | DUT_<br>AD0 | DREG2 | DREG1 | DREG0 | DAC_<br>AD1 | DAC_<br>AD0 | D15 to D4   | D3 | D2 | D1 | D0 |
|-----|-------------|-------------|-------|-------|-------|-------------|-------------|-------------|----|----|----|----|
| 0   | DEVICE A    | ADDRESS     | 100   |       |       | DAC Chanr   | nel Address | OF15 to OF4 | 0  | 0  | 0  | 0  |

#### Table 18. AD5757 Offset Register options

| Offset Adjustment       | OF15 | OF14 | OF13 | OF12 to OF4 | OF3 | OF2 | OF1 | OF0 |
|-------------------------|------|------|------|-------------|-----|-----|-----|-----|
| +32768 LSBs             | 1    | 1    | 1    | 1           | 1   | 1   | 1   | 1   |
| +32767 LSBs             | 1    | 1    | 1    | 1           | 1   | 1   | 0   | 0   |
|                         | -    | -    | -    | -           | -   | -   | -   | -   |
| No Adjustment (default) | 1    | 0    | 0    | 0           | 0   | 0   | 0   | 0   |
|                         | -    | -    | -    | -           | -   | -   | -   | -   |
| -32767 LSBs             | 0    | 0    | 0    | 0           | 0   | 0   | 0   | 0   |
| -32768 LSBs             | 0    | 0    | 0    | 0           | 0   | 0   | 0   | 0   |

#### Table 19. AD5737 Offset Register options

| Offset Adjustment       | OF15 | OF14 | OF13 | OF12 to OF4 | OF3 | OF2 | OF1 | OF0 |
|-------------------------|------|------|------|-------------|-----|-----|-----|-----|
| +8192 LSBs              | 1    | 1    | 1    | 1           | Х   | Х   | Х   | Х   |
| +8191 LSBs              | 1    | 1    | 1    | 1           | Х   | Х   | Х   | Х   |
|                         | -    | -    | -    | -           | Х   | Х   | Х   | Х   |
| No Adjustment (default) | 1    | 0    | 0    | 0           | Х   | Х   | Х   | Х   |
|                         | -    | -    | -    | -           | Х   | Х   | Х   | Х   |
| -8191 LSBs              | 0    | 0    | 0    | 1           | Х   | Х   | Х   | Х   |
| -8192 LSBs              | 0    | 0    | 0    | 0           | Х   | Х   | Х   | Х   |

#### CLEAR CODE REGISTER

There is a per channel Clear Code Register. The Clear Code Register is 16 bits wide and is addressed by setting the DREG bits to'1,1,0'. It is also possible, via software, to enable/disable on a per channel basis which channels will be cleared when the CLEAR pin is activated. The default clear code is all 0's. See Features section for more information.

#### Table 20. Programming AD5757 Clear Code Register

| D23 | D22       | D21     | D20   | D19   | D18   | D17       | D16        | D15 to D0  |
|-----|-----------|---------|-------|-------|-------|-----------|------------|------------|
| R/W | DUT_AD1   | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1   | DAC_AD0    | CLEAR CODE |
| 0   | DEVICE AD | DRESS   | 110   |       |       | DAC Chann | el Address | DATA       |

#### Table 21. Programming the AD5737 Offset Register

| R/W | DUT_     | DUT_    | DREG2 | DREG1 | DREG0 | DAC_      | DAC_        | D15 to D4  | D3 | D2 | D1 | D0 |
|-----|----------|---------|-------|-------|-------|-----------|-------------|------------|----|----|----|----|
|     | AD1      | AD0     |       |       |       | AD1       | AD0         |            |    |    |    |    |
| 0   | DEVICE A | ADDRESS | 110   |       |       | DAC Chanr | nel Address | CLEAR CODE | 0  | 0  | 0  | 0  |

## **CONTROL REGISTERS**

When writing to a data register the following format must be used:

#### Table 22. Writing to a control register

| MSB |         |         |     |     |     |         |         |       |       |       | LSB      |
|-----|---------|---------|-----|-----|-----|---------|---------|-------|-------|-------|----------|
| D23 | D22     | D21     | D20 | D19 | D18 | D17     | D16     | D15   | D14   | D13   | D12to D0 |
| R/W | DUT_AD1 | DUT_AD0 | 1   | 1   | 1   | DAC_AD1 | DAC_AD0 | CREG2 | CREG1 | CREG0 |          |

See Table 9 for configuration on bits D23 to D16. The control registers are addressed by setting the DREG bits to DREG2 = 1, DREG1 = 1, DREG0=1 and then setting the CREG2, CREG1 and CREG0 bits to the appropriate decode address for that register as per **Table 23** below. These CREG bits select between the various control registers.

#### Table 23. Register Access Decode

| CREG2, (D15) | CREG1, (D14) | CREG0, (D13) |                                              |
|--------------|--------------|--------------|----------------------------------------------|
| 0            | 0            | 0            | Slew Rate Control Register (one per channel) |
| 0            | 0            | 1            | Main Control Register                        |
| 0            | 1            | 0            | DAC Control Register (one per channel)       |
| 0            | 1            | 1            | DC-DC Control Register                       |
| 1            | 0            | 0            | Software Register (one per channel)          |

#### MAIN CONTROL REGISTER

CREG2, CREG1, CREG0 are set to '0,0,1' to select the Main Control Register. The Main Control Register options are shown below.

#### Table 24. Programming the Main Control Register

| MSB |     |     |     |          |     |     |     |    |    |           |           | LSB      |
|-----|-----|-----|-----|----------|-----|-----|-----|----|----|-----------|-----------|----------|
| D15 | D14 | D13 | D12 | D11      | D10 | D9  | D8  | D7 | D6 | D5        | D4        | D3 to D0 |
| 0   | 0   | 1   | 0   | STATREAD | EWD | WD1 | WD0 | Х  | Х  | OUTEN ALL | DC-DC ALL | Х        |

#### Table 25. Main Control Register Functions.

| Option    | Description                                                                        |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------|--|--|--|--|--|--|
| STATREAD  | nable status readback during a write. See Features section.                        |  |  |  |  |  |  |
|           | STATREAD =1, Enable                                                                |  |  |  |  |  |  |
|           | STATREAD =0, Disable                                                               |  |  |  |  |  |  |
| EWD       | Enable Watchdog Timer. See features section for more information.                  |  |  |  |  |  |  |
|           | EWD=1, Enable Watchdog                                                             |  |  |  |  |  |  |
|           | EWD=0, Disable Watchdog                                                            |  |  |  |  |  |  |
| WD1, WD0  | Timeout Select Bits. Used to select timeout period for watchdog timer.             |  |  |  |  |  |  |
|           | WD1 WD0                                                                            |  |  |  |  |  |  |
|           | 0 0 5ms                                                                            |  |  |  |  |  |  |
|           | 0 1 10ms                                                                           |  |  |  |  |  |  |
|           | 1 0 100ms                                                                          |  |  |  |  |  |  |
|           | 1 1 200ms                                                                          |  |  |  |  |  |  |
| OUTEN ALL | Enables the output on all 4 DAC simultaneously.                                    |  |  |  |  |  |  |
|           | o not use the OUTEN ALL bit when using the OUTEN bit in the DAC Control Registers. |  |  |  |  |  |  |
| DC_DCALL  | When set, Powers up the DC-DC on all 4 channels Simultaneously.                    |  |  |  |  |  |  |
|           | To Power down the DC-DCs all channels outputs must first be disabled.              |  |  |  |  |  |  |
|           | Do not use the DC_DCALL bit when using the DC_DC bit in the DAC Control Registers. |  |  |  |  |  |  |

#### DAC CONTROL REGISTER

The DAC Control Register is used to configure each DAC Channel. The DAC Control Register is selected by setting bits CREG2, CREG1, CREG0 to 0,1,0.

#### Table 26. Programming DAC Control Register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8         | D7     | D6    | D5   | D4    | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|------------|--------|-------|------|-------|----|----|----|----|
| 0   | 1   | 0   | Х   | Х   | Х   | Х  | INT_ENABLE | CLR_EN | OUTEN | RSET | DC-DC | Х  | R2 | R1 | RO |

#### Table 27. DAC Control Register Functions

| Option     | Description                                                                                                                                        |                     |  |  |  |  |  |  |  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|--|--|--|
| INT_ENABLE | Powers up the DC-DC, DAC and internal amplifiers for the selected channel. Does not enable the output.<br>Can only be done on a per channel basis. |                     |  |  |  |  |  |  |  |
| CLR_EN     | er channel Clear Enable bit. Selects if this channel will clear when the CLEAR pin is activated.                                                   |                     |  |  |  |  |  |  |  |
|            | LR_EN=1, channel will clear when part is cleared.                                                                                                  |                     |  |  |  |  |  |  |  |
|            | R_EN=0, channel will not clear when part is cleared.                                                                                               |                     |  |  |  |  |  |  |  |
| OUTEN      | ables/Disables the selected output channel                                                                                                         |                     |  |  |  |  |  |  |  |
|            | UTEN=1, Enables channel                                                                                                                            |                     |  |  |  |  |  |  |  |
|            | UTEN=0, Disable channel                                                                                                                            |                     |  |  |  |  |  |  |  |
| RSET       | elects internal or external current sense resistor for selected DAC channel                                                                        |                     |  |  |  |  |  |  |  |
|            | SET = 0 Selects external Resistor                                                                                                                  |                     |  |  |  |  |  |  |  |
|            | RSET = 1 Selects Internal Resistor                                                                                                                 |                     |  |  |  |  |  |  |  |
| DC_DC      | owers the DC-DC on selected channel.                                                                                                               |                     |  |  |  |  |  |  |  |
|            | DC_DC = 1, Power up DC_DC                                                                                                                          |                     |  |  |  |  |  |  |  |
|            | DC_DC = 0, Power down DC_DC                                                                                                                        |                     |  |  |  |  |  |  |  |
|            | his allows per channel DC_DC power up/down. To power down the DCDC, OL                                                                             | JTEN and INT_ENABLE |  |  |  |  |  |  |  |
|            | its must also be set to 0.                                                                                                                         |                     |  |  |  |  |  |  |  |
|            | All DC-DCs can also be powered up simultaneously using DCDC_All bit in the Main Control Register.                                                  |                     |  |  |  |  |  |  |  |
| R2,R1,R0   | Selects output range enabled.                                                                                                                      |                     |  |  |  |  |  |  |  |
|            | R2 R1 R0 Output Range Selected                                                                                                                     |                     |  |  |  |  |  |  |  |
|            | 1 0 0 4 to 20 mA Current Range                                                                                                                     |                     |  |  |  |  |  |  |  |
|            | 1 0 1 0 to 20 mA Current Range                                                                                                                     |                     |  |  |  |  |  |  |  |
|            | 1 1 0 0 to 24 mA Current Range                                                                                                                     |                     |  |  |  |  |  |  |  |

#### SOFTWARE REGISTER

The Software Register has three functions. It allows the user to perform a software reset to the part. It can be used to set bit D11 in the Status Register. Lastly it is also used as part of the watchdog feature to ensure that the SPI interface connections are working properly. To ensure all the datapath lines are working properly (i.e. SDI/SCLK/SYNC), the user must write 0x195 to the Software Register within the timeout period. If this command is not received within the timeout period, the ALERT pin will signal a fault condition. Note. This is only required when the Watchdog Timer function is enabled.

#### Table 28. Programming the Software Register

To program a software reset you need to write 1,0,0 to CREG2, CREG1, CREG0.

| MSB |     |     |                  | LSB                 |
|-----|-----|-----|------------------|---------------------|
| D15 | D14 | D13 | D12              | D11 to D0           |
| 1   | 0   | 0   | User Program Bit | RESET CODE/SPI CODE |

#### Table 29. Software Register Functions

| User Program Bit    | 1. Likewise when D12 is | t D11 of the Status Register. When this bit is set to 1 bit D11 of the Status Register is set to<br>s set to 0 bit D11 of the Status Register is also set to zero. This feature can be used to<br>working correctly by writing known bit to this register and reading back corresponding<br>ister. |
|---------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET CODE/SPI CODE | Option                  | Description                                                                                                                                                                                                                                                                                        |
|                     | RESET CODE              | Writing 0x555 to D11-D0 performs a reset.                                                                                                                                                                                                                                                          |
|                     | SPI CODE                | If Watchdog Timer feature enabled, 0x195 must be written to the Software Register (D11-D0) within every timeout period to ensure valid data communication path.                                                                                                                                    |

#### **DC-DC CONTROL REGISTER**

The DC-DC Control Register allows the user control over the DC-DC Switching Frequency, and of the phase of when the per channel switching starts. The maximum allowable DC-DC output frequency is also programmable.

#### Table 30. Programming the DC-DC Control Register

| MSB |     |     |           | LSB         |            |            |
|-----|-----|-----|-----------|-------------|------------|------------|
| D15 | D14 | D13 | D12 to D7 | D5 to D4    | D3 to D2   | D1 to D0   |
| 0   | 1   | 1   | Х         | DC-DC Phase | DC-DC Freq | DC-DC MaxV |

| Option      | Description                                                                |  |
|-------------|----------------------------------------------------------------------------|--|
| DC-DC Phase | User Programmable DC-DC Phase (Between Channels)                           |  |
|             | 00 = All DC-DCs clock on same edge                                         |  |
|             | 01 = ChanA, ChanB clock on same edge, ChanC & ChanD clock on opposite edge |  |
|             | 10 = ChanA, ChanC clock on same edge, ChanB & ChanD on opposite edge       |  |
|             | 11 = ChanA,ChanB,ChanC, ChanD clock 90' out of phase from each other       |  |
| DC-DC Freq  | User Programmable DC-DC Switching Frequency:                               |  |
|             | 00 = 250 Khz                                                               |  |
|             | 01 = 406 Khz                                                               |  |
|             | 10 = 649 Khz                                                               |  |
|             | 11 = 812 Khz                                                               |  |
| DC-DCMaxV   | Maximum allowed output Voltage of the DC-DC                                |  |
|             | $00 = 25V \pm 1V$                                                          |  |
|             | $01 = 27.3 \pm 1V$                                                         |  |
|             | $10 = 28.6 \pm 1V$                                                         |  |
|             | $11 = 30 \pm 1V$                                                           |  |

#### Table 31. DC-DC Control Register Options

#### SLEW RATE CONTROL REGISTER

This register is used to program the slew rate control for the selected DAC Channel. The CREG bits are set to '0,0,0' to select the Slew Rate Control Register. SR\_CLOCK and SR\_STEP allow the user to control the rate of the output SLEW. With the slew rate control feature disabled the output value will change at a rate limited by the output drive circuitry and the attached load. **SE** enables output slew rate control. It can be both programmed and enabled/disabled on a per channel basis. For more information see the features section.

#### Table 32. Programming the Slew Rate Control Register

| D15 | D14 | D13 | D12 | D11-D7 | D6 to D3 | D2 to D0 |
|-----|-----|-----|-----|--------|----------|----------|
| 0   | 0   | 0   | SE  | Х      | SR_CLOCK | SR_STEP  |

### **READBACK OPERATION**

Readback mode is invoked by setting the R/W bit = 1 in the serial input register write. With R/W = 1, bits DUT\_AD1, DUT\_AD0, in association with bits RD4, RD3, RD2, RD1, RD0 (See Table 34), select the register to be read. The remaining data bits in the write sequence are don't care. During the next SPI transfer, the data appearing on the SDO output contains the data from the previously addressed register. The readback diagram in Figure 3 shows the readback sequence.

| Table | Table 33. Input Shift Register Contents for a read operation |     |     |     |     |     |     |     |  |  |  |
|-------|--------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| 622   | <b>L</b> 11                                                  | D21 | 020 | D10 | D10 | D17 | D16 | D15 |  |  |  |

| D23 | D22     | D21     | D20 | D19 | D18 | D17 | D16 | D15 to D0 |
|-----|---------|---------|-----|-----|-----|-----|-----|-----------|
| R/W | DUT_AD1 | DUT_AD0 | RD4 | RD3 | RD2 | RD1 | RD0 | Х         |

| RD4 | RD3 | RD2 | RD1 | RD0 | Function                         |
|-----|-----|-----|-----|-----|----------------------------------|
| 0   | 0   | 0   | 0   | 0   | Read DACA Data Register          |
| 0   | 0   | 0   | 0   | 1   | Read DACB Data Register          |
| 0   | 0   | 0   | 1   | 0   | Read DACC Data Register          |
| 0   | 0   | 0   | 1   | 1   | Read DACD Data Register          |
| 0   | 0   | 1   | 0   | 0   | Read Control Register DAC A      |
| 0   | 0   | 1   | 0   | 1   | Read Control Register DAC B      |
| 0   | 0   | 1   | 1   | 0   | Read Control Register DAC C      |
| 0   | 0   | 1   | 1   | 1   | Read Control Register DAC D      |
| 0   | 1   | 0   | 0   | 0   | Read Gain Register A             |
| 0   | 1   | 0   | 0   | 1   | Read Gain Register B             |
| 0   | 1   | 0   | 1   | 0   | Read Gain Register C             |
| 0   | 1   | 0   | 1   | 1   | Read Gain Register D             |
| 0   | 1   | 1   | 0   | 0   | Read Offset Register A           |
| 0   | 1   | 1   | 0   | 1   | Read Offset Register B           |
| 0   | 1   | 1   | 1   | 0   | Read Offset Register C           |
| 0   | 1   | 1   | 1   | 1   | Read Offset Register D           |
| 1   | 0   | 0   | 0   | 0   | Clear Code Register DAC A        |
| 1   | 0   | 0   | 0   | 1   | Clear Code Register DAC B        |
| 1   | 0   | 0   | 1   | 0   | Clear Code Register DAC C        |
| 1   | 0   | 0   | 1   | 1   | Clear Code Register DAC D        |
| 1   | 0   | 1   | 0   | 0   | Slew Rate Control Register DAC A |
| 1   | 0   | 1   | 0   | 1   | Slew Rate Control Register DAC B |
| 1   | 0   | 1   | 1   | 0   | Slew Rate Control Register DAC C |
| 1   | 0   | 1   | 1   | 1   | Slew Rate Control Register DAC D |
| 1   | 1   | 0   | 0   | 0   | Read Status Register             |
| 1   | 1   | 0   | 0   | 1   | Read Main Control Register       |
| 1   | 1   | 0   | 1   | 0   | Read DC-DC Control Register      |

#### Table 34. Read Address Decoding

### **Read Back Example**

To read back the Gain Register of Device #1 Channel A on the AD5757, the following sequence should be implemented:

- 1. Write 0xA80000 to the AD5757 input register. This configures the AD5757 device address #1 for read mode with the Gain Register of channel A selected.. Note that all the data bits, D15 to D0, are don't care.
- 2. Follow this with any read/write command. During this command, the data from the selected Gain Register is clocked out on the SDO line.

#### STATUS REGISTER

The Status Register is a read only register. This register contains any fault information as a well as a RAMP ACTIVE bit and a User Toggle Bit. By setting the STATREAD bit in the Main Control Register, the Status Register contents can be readback on the SDO pin during every write sequence.

#### Table 35. Decoding the Status Register

| MSB              |            | -          |            |            |                |              |                |              |    |    |    |    |             |             |             | LSB         |
|------------------|------------|------------|------------|------------|----------------|--------------|----------------|--------------|----|----|----|----|-------------|-------------|-------------|-------------|
| D15<br>to<br>D12 | D15        | D14        | D13        | D12        | D11            | D10          | D9             | D8           | D7 | D6 | D5 | D4 | D3          | D2          | D1          | D0          |
| X                | DC-<br>DCD | DC-<br>DCC | DC-<br>DCB | DC-<br>DCA | User<br>Toggle | PEC<br>ERROR | RAMP<br>ACTIVE | OVER<br>TEMP | х  | Х  | Х  | х  | OPEN<br>CCT | OPEN<br>CCT | OPEN<br>CCT | OPEN<br>CCT |
|                  |            |            |            |            | Bit            |              |                |              |    |    |    |    | ID          | IC          | IB          | IA          |

| Option          | Description                                                                                                                                        |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| DC-DCD          | DC-DC Failure on Channel D. This fault indicates that the DCDC is not operating, for example if the boost inductor is not connected.               |
| DC-DCC          | DC-DC Failure on Channel C. This fault indicates that the DCDC is not operating, for example if the boost inductor is not connected.               |
| DC-DCB          | DC-DC Failure on Channel B. This fault indicates that the DCDC is not operating, for example if the boost inductor is not connected.               |
| DC-DC A         | DC-DC Failure on Channel A. This fault indicates that the DCDC is not operating, for example if the boost inductor is not connected.               |
| User Toggle Bit | User Writable bit that the user can set and readback while doing a Status Register read. This can be used to verify data communications if needed. |
| PEC ERROR       | Denotes a PEC Error on the SPI Interface Transmit.                                                                                                 |
| OVER TEMP       | This bit will be set if the AD5757/AD5737 core temperature exceeds approx. 150°C.                                                                  |
| RAMP ACTIVE     | This bit will be set while any one of the output channels are slewing (slew rate control enabled on at least one channel)                          |
| OPEN CCT ID     | This bit will be set if a fault is detected on DACD $I_{OUT}$ pin.                                                                                 |
| OPEN CCT IC     | This bit will be set if a fault is detected on DACC $I_{OUT}$ pin.                                                                                 |
| OPEN CCT IB     | This bit will be set if a fault is detected on DACB $I_{OUT}$ pin.                                                                                 |
| OPEN CCT IA     | This bit will be set if a fault is detected on DACA $I_{out}$ pin.                                                                                 |

#### Table 36. Status Register Options

# AD5757/AD5737

## FEATURES OUTPUT FAULT

The AD5757/AD5737 is equipped with a FAULT pin, this is an active low open-drain output allowing several AD5757/AD5737 devices to be connected together to one pull-up resistor for global fault detection. The FAULT pin is forced active by any one of the following fault scenarios;

- The Voltage at I<sub>OUT</sub> attempts to rise above the compliance range, due to an open-loop circuit or insufficient power supply voltage. The internal circuitry that develops the fault output avoids using a comparator with "window limits" since this would require an actual output error before the FAULT output becomes active. Instead, the signal is generated when the internal amplifier in the output stage has less than approximately one volt of remaining drive capability. Thus the FAULT output activates slightly before the compliance limit is reached. Since the comparison is made within the feedback loop of the output amplifier, the output accuracy is maintained by its open-loop gain and an output error does not occur before the FAULT output becomes active.
- 2) An interface error is detected due to a PEC failure. See Packet Error Checking section.
- If the core temperature of the AD5757/AD5737 exceeds approx. 150°C.

The OPEN CCT and OVER TEMP bits of the Status Register are used in conjunction with the FAULT output to inform the user which one of the fault conditions caused the FAULT output to be activated.

## **DIGITAL OFFSET AND GAIN CONTROL**

Each DAC channel has a gain (M) and offset (C) register, which allow trimming out of the gain and offset errors of the entire signal chain. Data from the DAC Data Register is operated on by a digital multiplier and adder controlled by the contents of the M and C registers. The calibrated DAC data is then stored in the DAC2 register.



Figure 18. Digital Offset and Gain control

Although this diagram indicates a multiplier and adder for each channel, there is only one multiplier and one adder in the device,

and they are shared among all 4 channels. This has implications for the update speed when several channels are updated at once.

Each time data is written to the M or C register the output is not automatically updated. Rather, the next write to the DAC channel will use these M&C values to perform a new calibration and automatically update the channel.

Data output from the DAC2 register is routed to the final DAC register by a multiplexer. Both the Gain Register and the Offset Register have 16 bits of resolution. The correct method to calibrate the gain/offset is firstly to calibrate out the gain and then calibrate the offset.

The value (in decimal) that is written to the DAC register can be calculated by:

$$Code_{DAC \operatorname{Re} gister} = D \times \frac{(M+1)}{2^{16}} + C - 2^{15}$$

where:

D is the code loaded to the DAC channels input register.

M is the code in Gain Register – default code =  $2^{16} - 1$ 

C is the code in Offset Register – default code =  $2^{15}$ 

## STATUS READBACK DURING WRITE

The AD5757/AD5737 has the ability to read back the Status Register contents during every write sequence. This feature is enabled via the STATREAD bit in the Main Control Register. This allows the user to continuously monitor the Status Register and act quickly in the case of a fault.

When Status Readback During Write is enabled the contents of the 16bit Status register (See Table 36) is outputted on the SDO pin as indicated in Figure 4.

The AD5757/AD5737 will power up with this feature disabled. When this is enabled the normal readback feature is not available, except of the status register. To readback any other register set STATREAD low first before following the readback sequence. STATREAD may be set high again after the register read.

## **ASYNCHRONOUS CLEAR**

CLEAR is an active high edge sensitive input that allows the output to be cleared to a pre programmed 16 bit code. This code is user programmable via a per-channel 16 bit Clear Code Register.

In order for a channel to clear, that channel must be enabled to be cleared via the CLR\_EN bit in the channels DAC Control Register. If the channel is not enabled to be cleared then the output will remain in its current state independent of the CLEAR pin level.

# AD5757/AD5737

When the CLEAR signal is returned low, the relevant outputs remains cleared until a new value is programmed.

## **PACKET ERROR CHECKING**

To verify that data has been received correctly in noisy environments, the AD5757/AD5737 offers the option of packet error checking based on an 8-bit (CRC-8) cyclic redundancy check. The device controlling the AD5757/AD5737 should generate an 8-frame check sequence using the polynomial

 $C(x) = x_8 + x_2 + x_1 + 1$ 

This is added to the end of the data word, and 32 bits are sent to the AD5757/AD5737 before taking SYNC high. If the AD5757/AD5737 sees a 32-bit frame, it will perform the error check when SYNC goes high. If the check is valid, then the data will be written to the selected register. If the error check fails, the FAULT pin will go low and the PEC ERROR bit in the Status Register will be set. After reading the Status Register, FAULT will return high (assuming there are no other faults) and the PEC ERROR bit will be cleared automatically.

The PEC can be used for both transmit and receive of data packets. If Status Readback During Write is enabled, the 'PEC' values returned during the Status Readback During Write should be ignored. All other PEC values will be valid though and the user can still use the normal readback operation to monitor Status Register activity.with PEC.

## WATCHDOG TIMER

If enabled, an on chip watchdog timer will generate an alert signal if 0x195 has not been written to the Software Register within the programmed timeout period. This feature is useful to ensure communication has not been lost between the MCU and the AD5757/AD5737 and that these datapath lines are working properly (i.e. SDI/SCLK/SYNC). If 0x195 is not received by the Software Register within the timeout period, the ALERT pin will signal a fault condition. The ALERT signal is active high and can be connected directly to the CLEAR pin to enable a CLEAR in the event that data communications are lost from the MCU.

The watchdog timer is enabled and the timeout period (50,100,150 or 200ms) set in the control register (See Table 24).

## **OUTPUT ALERT**

The AD5757/AD5737 is equipped with a ALERT pin, this is An active high CMOS output. The AD5757/AD5737 has an internal watchdog timer. If enabled, it will monitor SPI communications. If 0x195 is not received by the Software Register within the timeout period, the ALERT pin will go active.

## **INTERNAL REFERENCE**

The AD5757/AD5737 contains an integrated +5V voltage reference with initial accuracy of  $\pm 2$ mV max and a temperature drift coefficient of  $\pm 5$  ppm max. The reference voltage is buffered and externally available for use elsewhere within the system.

## **EXTERNAL CURRENT SETTING RESISTOR**

Referring to Figure 14, R1 is an internal sense resistor as part of the voltage to current conversion circuitry. The stability of the output current value over temperature is dependent on the stability of the value of R1. As a method of improving the stability of the output current over temperature an external 15k $\Omega$  low drift resistor can be connected to the R<sub>SET</sub> pin of the AD5757/AD5737 to be used instead of the internal resistor R1. The external resistor is selected via the DAC Control register. See Table 26.

## HART

The AD5757/AD5737 has 4 CHART pins, one corresponding to each output channels. A HART signal can be coupled into these pins. The HART signal will appear on the corresponding current output, if the output is enabled. Table 37 below shows the recommended input voltages for the HART signal at the CHART pin. If these voltages are used the current output should meet the HART amplitude specifications. Figure 19 is the recommended circuit for attenuating and coupling in the HART signal.

#### Table 37. CHART input voltage to HART output current

| <u> </u>      |                     |                       |  |  |  |  |  |  |  |
|---------------|---------------------|-----------------------|--|--|--|--|--|--|--|
|               | CHART input voltage | Current output (HART) |  |  |  |  |  |  |  |
| Internal Rset | 150mVp-p            | 1mAp-p                |  |  |  |  |  |  |  |
| External Rset | 170mVp-p            | 1mAp-p                |  |  |  |  |  |  |  |



Figure 19. Coupling HART signal

A minimum capacitance of C1+C2 will be required to ensure that the 1.2kHz and 2.2kHz "HART frequencies" are not significantly attenuated at the output. This will be in the order of 10's of nF's.

Digitally controlling the slew rate of the output is necessary to meet the analog rate of change requirements for HART.

## **SLEW RATE CONTROL**

The Slew Rate Control feature of the AD5757/AD5737 allows the user to control the rate at which the output value changes. This feature is available on both the current and voltage outputs. With the slew rate control feature disabled the output value will change at a rate limited by the output drive circuitry and the attached load. If the user wishes to reduce the slew rate

## **Preliminary Technical Data**

this can be achieved by enabling the slew rate control feature. With the feature enabled via the SREN bit of the Slew Rate Control Register, (See Table 32) the output, instead of slewing directly between two values, will step digitally at a rate defined by two parameters accessible via the Slew Rate Control Register as shown in Table 32. The parameters are SR\_CLOCK and SR\_STEP. SR\_CLOCK defines the rate at which the digital slew will be updated, e.g. if the selected update rate is 8KHz the output will update every 125µs, in conjunction with this the SR\_STEP defines by how much the output value will change at each update. Together both parameters define the rate of change of the output value. Table 38 and Table 39 outline the range of values for both the SR\_CLOCK and SR\_STEP parameters.

#### **Table 38. Slew Rate Update Clock Options**

| SR_CLOCK | Update Clock Frequency (Hz)* |
|----------|------------------------------|
| 0000     | 64K                          |
| 0001     | 32K                          |
| 0010     | 16K                          |
| 0011     | 8k                           |
| 0100     | 4k                           |
| 0101     | 2k                           |
| 0110     | 1k                           |
| 0111     | 500                          |
| 1000     | 250                          |
| 1001     | 125                          |
| 1010     | 64                           |
| 1011     | 32                           |
| 1100     | 16                           |
| 1101     | 8                            |
| 1110     | 4                            |
| 1111     | 0.5Hz                        |

\*Clock Frequencies accurate to ±TDB%.

| SR_STEP | AD5737 (12 BIT)  | AD5757 (16 BIT)  |
|---------|------------------|------------------|
|         | Step Size (LSBs) | Step Size (LSBs) |
| 000     | 1/16             | 1                |
| 001     | 1/8              | 2                |
| 010     | 1/4              | 4                |
| 011     | 1/2              | 16               |
| 100     | 2                | 32               |
| 101     | 4                | 64               |
| 110     | 8                | 128              |
| 111     | 16               | 256              |

Table 39. Slew Rate Step Size Options

The following equation describes the slew rate as a function of the step size, the update clock frequency and the LSB size.

# AD5757/AD5737

Output Change

 $Slew Time = \frac{1}{Step Size \times Update Clock Frequency \times LSB Size}$ 

Where:

Slew Time is expressed in seconds

Output Change is expressed in Amps When the slew rate control feature is enabled, all output changes will change at the programmed slew rate, for example if the CLEAR pin is asserted the output will slew to the clear value at the programmed slew rate (assuming that Clear channel is enabled to be cleared). The update clock frequency for any given value will be the same for all output ranges, the step size however will vary across output ranges for a given value of step size as the LSB size will be different for each output range.

## **POWER DISSIPATION CONTROL**

The AD5757/AD5737 contains integrated dynamic power control using a DC-DC boost circuiot allowing reductions in power consumption from standard designs when using the part in current output mode.

In standard current input module designs the load resistor values can range from typically 50 ohm to 750 ohm. Output module systems must source enough voltage to meet the compliance voltage requirement across the full range of load resistor values. For example, in a 4-20ma loop when driving 20ma a compliance voltage of >15V is required. When driving 20ma into a 50 ohm load only 1V compliance is required.

The AD5757/AD5737 circuitry senses the output voltage and regulates this voltage to meet compliance requirements plus a small headroom voltage.

## **DC-DC CONVERTERS**

The AD5757/AD5737 contains 4 independent DCDC converters. These are used to provide dynamic control of the V<sub>boost</sub> supply voltage for each channel (See Figure 14). Figure 20 below shows the discreet components needed for the DCDC circuitry and the following sections describe component selection for this circuitry.





### **DC-DC Operation**

The on-board DC-DC converters use a constant frequency, peak current mode control scheme to step-up an AV<sub>cc</sub> input in the range 2.7 to 5.5v to drive the AD5757/AD5737 output channel. These are designed to operate in discontinuous conduction mode (DCM) with a duty cycle < 85%.

# AD5757/AD5737

Discontinuous conduction mode refers to a mode of operation where the inductor current goes to zero for an appreciable % of the switching cycle. The DCDC converters are non synchronous i.e. they require an external schottky diode.

#### DC-DC Output Voltage

When a channel current output is enabled the converter regulates the  $V_{boost}$  supply to 7.5V or (Iout\*Rload+2V), whichever is greater. The maximum  $V_{boost}$  voltage is set in the DC-DC Control Register (25, 27.3, 28.6 or 30V. See Table 31).

#### DC-DC On-Board Switch

The AD5757/AD5737 contains a 0.50hm internal switch . The switch current is monitored on a pulse by pulse basis & is limited to 0.8A peak current.

### DC-DC Switching Frequency and Phase

The AD5757/AD5737 DCDC switching frequency can be selected from the DCDC Control Register to be 250Khz, 400Khz, 649kHz or 812kHz. The phasing of the channels can also be adjusted so that the DCDCs can clock on different edges (See Table 31). For typical applications a 250Khz frequency is recommended. At light loads (low output current & small load resistor) the DCDC enters a pulse skipping mode to minimize switching power dissipation.

#### **DC-DC Inductor Selection**

For typical 4-20mA applications a 10uH inductor combined with a switching frequency of 250Khz will allow up to 24mA to be driven into a load resistance of up to  $1k\Omega$  with an AV<sub>cc</sub> supply from 2.7 to 5.5v. The inductor must be able to handle the peak current without saturating at the maximum ambient temperature.

If an alternative Inductor/Switching frequency is preferred then one must ensure that the DCDC continues to operates in DCM mode and that the inductor current is less than 0.8A.

$$\frac{2 \times I_{OUT \max} (V_{OUT \max} - V_{CC \min})}{I_{PEAK \max}^{2} \times F_{SW}}$$
  
<  $L < \frac{V_{IN \min}^{2} (V_{OUT \max} - V_{IN \min}) \times \eta}{2 \times I_{OUT \max} \times V_{OUT \max}^{2} \times F_{SW}}$ 

Where:

 $I_{PEAK max}=Maximum Peak Current (0.8A limit)$ F<sub>SW</sub>=Switching Frequency set in the DCDC Control Register.

#### $\eta = efficiency (Assume = 0.8)$

#### DC-DC External schottky selection

The AD5757/AD5737 requires an external schottky for correct operation. Ensure the schottky is rated to handle the the maximum reverse breakdown expected in operation & that the rectifier maximum junction temperature is not exceeded. The diode average current = Iload current.

#### **DC-DC Compensation Capacitors**

As the DCDC operates in DCM the uncompensated transfer function is essentially a single pole transfer function. The pole frequency is determined by Cout, Vin, Vout & Iload. The AD5757/AD5737 uses an external capacitor in conjunction with an internal 150k resistor to compensate the regulator loop. For typical 4-20mA applications connect a 10nF capacitor from each of the COMP<sub>DCDC\_A/\_B/\_C/\_D</sub> pins to GND.

#### DC-DC Input and Output Capacitor Selection

The output capacitor effects ripple voltage of the DCDC converter & also indirectly limits the maximum slew rate at which the channel output current can rise. The ripple voltage is caused by a combination of the capacitance & ESR (equivalent series resistance) of the capacitor. For the AD5757/AD5737 a ceramic capacitor of  $4.7\mu$ F is recommended for typical applications. Larger capacitors or paralled capacitors will improve the ripple at the expense of reduced slew rate.

The input capacitor will provide much of the dynamic current required for the DCDC converter & should also be a low ESR component. For the AD5757/AD5737 a ceramic capacitor of 10 $\mu$ F is recommended for typical applications. Ceramic capacitors must be chosen carefully as they can exhibit a large sensitivity to DC bias voltages & temperature. X5R or X7R dielectrics are preferred as these capacitors remain stable over wider operating voltage & temperature ranges.

### lout Slew Rate when using the DC-DC

When the AD5757/AD5737 is configured in Iout mode & a step increase in output current is programmed then the DCDC converter must increase its output voltage so that Vboost  $\approx$ Iout\*Rload+2v. This requires that the output capacitor of the DCDC circuit must also be charge to the new voltage. The amount of power required to do this is 0.5\*C\*(Vnew-Vold). Figure 7. And Figure 8.show Iout settling for a 0 to 24mA step into a 1kohm load for different caps & inductor/switching frequency.

## APPLICATIONS INFORMATION PRECISION VOLTAGE REFERENCE SELECTION

#### To achieve the optimum performance from the

AD5757/AD5737 over its full operating temperature range, a precision voltage reference must be used. Thought should be given to the selection of a precision voltage reference. The voltage applied to the reference inpus is used to provide a buffered reference for the DAC cores. Therefore, any error in the voltage reference is reflected in the outputs of the device.

There are four possible sources of error to consider when choosing a voltage reference for high accuracy applications: initial accuracy, temperature coefficient of the output voltage, long term drift, and output voltage noise.

Initial accuracy error on the output voltage of an external reference could lead to a full-scale error in the DAC. Therefore, to minimize these errors, a reference with low initial accuracy error specification is preferred. Choosing a reference with an output trim adjustment, such as the ADR425, allows a system designer to trim system errors out by setting the reference voltage to a voltage other than the nominal. The trim adjustment can also be used at temperature to trim out any error.

Long-term drift is a measure of how much the reference output voltage drifts over time. A reference with a tight long-term drift specification ensures that the overall solution remains relatively stable over its entire lifetime.

The temperature coefficient of a reference's output voltage affects INL, DNL, and TUE. A reference with a tight temperature coefficient specification should be chosen to reduce the dependence of the DAC output voltage on ambient conditions.

In high accuracy applications, which have a relatively low noise budget, reference output voltage noise needs to be considered. Choosing a reference with as low an output noise voltage as practical for the system resolution required is important. Precision voltage references such as the ADR435 (XFET design) produce low output noise in the 0.1 Hz to 10 Hz region. However, as the circuit bandwidth increases, filtering the output of the reference may be required to minimize the output noise.

| Table 40. | Some | Recommended | Precision | References |
|-----------|------|-------------|-----------|------------|
|-----------|------|-------------|-----------|------------|

| Part<br>No. | Initial<br>Accuracy<br>(mV<br>Max) | Long-Term<br>Drift (ppm<br>Typ) | Temp<br>Drift<br>(ppm/°C<br>Max) | 0.1 Hz to 10<br>Hz Noise<br>(μV p-p<br>Typ) |
|-------------|------------------------------------|---------------------------------|----------------------------------|---------------------------------------------|
| ADR435      | ±б                                 | 30                              | 3                                | 3.4                                         |
| ADR425      | ±б                                 | 50                              | 3                                | 3.4                                         |
| ADR02       | ±5                                 | 50                              | 3                                | 15                                          |
| ADR395      | ±б                                 | 50                              | 25                               | 5                                           |
| AD586       | ±2.5                               | 15                              | 10                               | 4                                           |

## **DRIVING INDUCTIVE LOADS**

When driving inductive or poorly defined loads connect a  $0.01\mu$ F capacitor between  $I_{OUT}$  and GND. This will ensure stability with loads beyond 50mH. There is no maximum capacitance limit. The capacitive component of the load may cause slower settling, though this may be masked by the settling time of the AD5757/AD5737.

## TRANSIENT VOLTAGE PROTECTION

The AD5757/AD5737 contains ESD protection diodes which prevent damage from normal handling. The industrial control environment can, however, subject I/O circuits to much higher transients. In order to protect the AD5757/AD5737 from excessively high voltag etransients , external power diodes and a surge current limiting resistor may be required, as shown in Figure 21. The constraint on the resistor value is that during normal operation the output level at I<sub>OUT</sub> must remain within its voltage compliance limit of  $AV_{DD} - 2.5V$  and the two protection diodes and resistor must have appropriate power ratings.



Figure 21. Output Transient Voltage Protection

## MICROPROCESSOR INTERFACING

Microprocessor interfacing to the AD5757/AD5737 is via a serial bus that uses a protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire minimum interface consisting of a clock signal, a data signal, and a latch signal. The AD5757/AD5737 require a 24-bit dataword with data valid on the falling edge of SCLK.

The DAC output update is initiated on either the rising edge of  $\overline{\text{LDAC}}$  or, if  $\overline{\text{LDAC}}$  is held low, on the rising edge of  $\overline{\text{SYNC}}$ . The contents of the registers can be read using the readback function.

## LAYOUT GUIDELINES

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5757/AD5737 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5757/AD5737 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The AD5757/AD5737 should have ample supply bypassing of 10  $\mu$ F in parallel with 0.1  $\mu$ F on each supply located as close to the package as possible, ideally right up against the device. The 10  $\mu$ F capacitors are the tantalum bead type. The 0.1  $\mu$ F capacitor should have low effective series resistance (ESR) and low effective series inductance (ESI) such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

The power supply lines of the AD5757/AD5737 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board and should never be run near the reference inputs. A ground line routed between the SDIN and SCLK lines helps reduce crosstalk between them (not required on a multilayer board that has a separate ground plane, but separating the lines helps). It is essential to minimize noise on the REFIN line because it couples through to the DAC output.

Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feed through the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane, while signal traces are placed on the solder side.

## **GALVANICALLY ISOLATED INTERFACE**

In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that might occur. Isocouplers provide voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5757/AD5737 makes it ideal for isolated interfaces, because the number of interface lines is kept to a minimum. Figure 22 shows a 4-channel isolated interface to the AD5757/AD5737 using an ADuM1400. For more information, go to www.analog.com.



Figure 22. Isolated Interface

051007-C

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-220-VMMD-4

Figure 23.64-Lead Frame Chip Scale Package, 9x9 Quad. [LFCSP]

Dimensions shown in millimeters

## **ORDERING GUIDE**

| Model   | Resolution | Temperature Range | Package Description | Package Option |
|---------|------------|-------------------|---------------------|----------------|
| AD5757x | 16-bit     | -40°C to +105°C   | 64-lead LFCSP       | CP-64-3        |
| AD5737x | 12-bit     | -40°C to +105°C   | 64-lead LFCSP       | CP-64-3        |
|         |            |                   |                     |                |
|         |            |                   |                     |                |
|         |            |                   |                     |                |
|         |            |                   |                     |                |
|         |            |                   |                     |                |
|         |            |                   |                     |                |